## Lab 4 - Advanced Computer Architecture

### **Question 1: SRAM verification**

In the following waveform screenshot it is possible to notice that a write transaction followed by a read transection of the same data has been successful:



TimeA shows the value i=1 was written successfully using sram\_DI, and then at TimeB the same value was read successfully and was outputted on sram\_DO, while both were accessed in sram\_ADDR=i=1.

The requested sram.v & sram\_tb.v files are attached in the .tar compressed file.

# Question 2: processor implementation (no DMA)

The requested modified sram.v, alu.v, ctl.v, sp.v & top.v files are attached in the .tar compressed file.

# Question 3: verification #1: example.bin

In this section we perform the first verification of the simple processor HDL implementation. The assembly code placed in example.bin was read by modified top.v, and the two output files

verilog\_trace.txt & verilog\_sram\_out.txt were compared with the text files given to us. The two pairs of files were identical (Success - positive verification of example.bin).

## Question 4: verification #2: multiplying two signed numbers

In this section we perform a second verification of the simple processor HDL implementation on mult.asm assembly code, by running a simulation with the binary code translation, mult.bin. Following running the simulation, we will compare the (cycle) trace & sram\_out text files to those created by the lower-level single processor simulator in C language.

#### 🦱 Applications Places System 🍪 🍙 🗾 Sat Dec 12, 11:37 PM Bar Ben Ari Waveform 1 - SimVision \_ - × File Edit View Explore Format Windows Help cādence 🍄 - 🛖 Send To: 🗽 💢 🗟 🚉 💹 Search Names: Signal ▼ Search Times: Value ▼ **⋥** 💂 ‡ = = ٢ | TimeF ▼ = 160 ns 🕶 🎮 🛧 🛖 🗫 😘 Time: 🖁 🖶 101ns : 251ns Baseline ▼= 0 Cursor-Baseline ▼= 160ns B o ▼ Cursor o ▼ 00ns 110ns 120ns 130ns 140ns 150ns 160ns |170ns |180ns |190ns |200ns 220ns | 230ns | 240ns 帽 'h 0001 🔖 pc[15:0] alu0[31:0] 'h 000000000 00000000 00000329 ⊕ ¶ alu1 [31:0] 'h 000003E8 00000328 103E8 10000 10001 10000 03E9 0000 0002 0000 'h 0001 'h 00000006 xxxxx▶ 108103E8 sram\_WE sram\_EN 📠 dstf2:01 'h 1 --- src1 [2:0] ∰ • finst[31:0] h 108103E8 00000006 'h 00000006 00000000 00000000 ⊕ 🖟 r3[31:0] 'h 000000000 00000000 🕁 -- 🌆 r4[31:0] h 00000000 √a r5[31:0] h 00000000 ⊕ **್** r6[31:0] 'h 00000000 00000000 √ r7[31:0] 'h 00000000 'h 00000000 🜆 aluout[31:0] 📠 ctl\_state[2:0] 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 00000+ / 0000+ / 0000+ / 0000+ / 0000+ / 0000+ / 0000+ / 0000+ / 0000+ / 0000+ / 0000+ / 0000+ / 0000+ / 0000+ / 0000+ / 0000+ / 0 'h 00000007 🖦 cycle counter[31:0]

Waveform screenshot 1: Numbers being read into registers from memory

Cursors 'TimeA', 'TimeE' and 'TimeF' indicate different elements of the loading of the first number into register 'r2' (that equals 6 in this run), and 'TimeB', 'TimeC' and 'TimeD' indicate different element of the loading of the second number into register 'r3' (That equals 12 in this run). 'TimeA' shows when sram ADDR was set to address 1000 (3E8), 'TimeE' shows when the Sram unit received the needed address (from sram ADDR) and drew from the memory slot, the first number, into sram\_DO (the output register of the Sram unit) and 'TimeF' shows when register 'r2' was updated with the value placed in sram\_DO (6).

'TimeB' shows when sram\_ADDR was set to address 1001 (3E9), 'TimeC' shows when the Sram unit received the needed address (from sram\_ADDR) and drew from the memory slot, the second number, into sram\_DO (the output register of the Sram unit) and 'TimeD' shows when register 'r3' was updated with the value placed in sram\_DO (C).

# Waveform screenshot 2: Correct result being written back to memory



Cursors 'TimeA', 'TimeH' and 'TimeG' indicate different elements of the storing of the outcome of the multiplication from register 'r5' into the memory address 3EA.

'TimeA' shows when register 'r5' was loaded with the multiplication data - outcome 72 (48 in Hex), 'TimeH' shows when the ALU unit's registers were updated with the outcome memory address value (alu1) & with the outcome value itself (alu0) and 'TimeG' shows when the sram\_ADDR (mem address) was updated by the ALU register alu1, and sram\_DI (data value) was updated by the ALU register alu0, and at the same processor cycle the data was written to the memory as needed.

The outputted mult\_verilog\_trace.txt was compared with experiment 2's mult.bin's cycle trace text file, and the both were validated to be identical successfully, as needed.

#### Question 5: verification #3: Fibonacci

In this section we perform a third verification of the simple processor HDL implementation on fib.asm assembly code, by running a simulation with the binary code translation, fib.bin. Following running the simulation, we will compare the (cycle) trace & sram\_out text files of this verilog implementation, to those created by the lower-level single processor simulator in C language.

Waveform screenshot 1: The one-before-last fibonacci sequence value writing to memory 🔊 Applications Places System 🍪 🙈 🗾 Sun Dec 13, 12:46 AM Bar Ben Ari Waveform 1 - SimVision <u>File Edit View Explore Format Windows Help</u> cādence' Search Times: Value ▼ TQ.Q. Search Names: Signal▼ | Time: 🎖 🖶 | 15,681ns : 15,875r 🔻 💂 🔭 🥷 🖪 | TimeA ▼ = 15,751 💌 ns 🕶 🌉 🔭 🗯 🕮 Baseline ▼= 0 B l15.700ns 15,720ns |15,740<mark>ns |15,760ns |</mark>15,780ns |15,800ns l15.820ns ov Cursor ov 5.680ns 'h 0008 0007 8000 🚾 pc[15:0] 03050EA2 h 03c50ma2 01709E79 40:1310ub 👘 🛨 🖟 alu1 [31:0] 'h 0000040E 0000040E 00000000 ⊕ opcode[4:0] 'h 09 Y 000A Y 0000 X 0008 X 0000 040E 0009 0000 'h 040E 0000 ⊕ 🖟 sram\_DI[31:0] 'h 03c50EA2 **X** 03c**▶** X 00000000 sram\_WE sram\_EN dst[2:0] 'h 0 🖶 😘 src1 [2:0] 'h 5 🛨 🐚 src0[2:0] 🌆 inst[31:0] 'h 12350000 12350000 00088000 00200000 'h 01709E79 01709E79 r2[31:0] 02547029 √ r3[31:0] 'h 02547029 'h 00000410 4 r4[31:0] ⊕ • • r5[31:0] 'h 0000040E 0000040E h 03c50EA2 6: r6[31:0] 02547029 h 0000000c 🚾 r7[31:0] 00000000 h 03c50EA2 000**▶** | 03c50ea2 🜆 aluout[31:0] 1 ti state[2:0] 'h 6 🦚 cycle\_counter[31:0] 

From time 15,700 nSec (when ctl\_state appears to be 1 and beginning to execute another instruction), until 15,760 nSec a memory store operation (of the one-before-last fib sequence element) was performed by the single processor.

Cursor 'TimeA' shows when sram\_ADDR was updated with the memory address value from the ALU unit's register alu1, and sram\_DI was updated with the one-before-last fibonacci sequence element's value from the ALU unit's register alu0 (The was updated with the data inside register 'r6'.

# Waveform screenshot 2: The last fibonacci sequence value writing to memory



From time 16,120 nSec (when ctl\_state appears to be 1 and beginning to execute another instruction), until 16,180 nSec a memory store operation (of the last examined fib sequence element) was performed by the single processor.

Cursor 'TimeA' shows when sram\_ADDR was updated with the memory address value from the ALU unit's register alu1, and sram\_DI was updated with the one-before-last fibonacci sequence element's value from the ALU unit's register alu0 (The was updated with the data inside register 'r6'.

As opposed to mult.bin, here, we had a mismatch between fib\_verilog\_trace.txt and experiment 2's fib.bin's cycle trace text file due to different handling of the 'aluout' register of the ALU unit ,when performing the operations 'ST' & 'HLT', in the lower-level simulator of experiment 2. There, we set 'aluout' register to 0 if one of this operations were performed:



Also, the number of cycles that had this kind of mismatch is 241 which makes sense because there were 40 ST operations for 40 fibonacci sequence elements (6 cycles for every instruction) and another 1 HLT operation in the end (1 cycle):



## **Question 6: DMA implementation**

We created a DMA state machine capable of copying a block of memory in the background while the main operation regime continues execution. The DMA was implemented using a hardware combinational and synchronous machine defined with a set of states, to be able to process both, the main operation and memory copy operation, in parallel. The DMA state machine is composed of a different set of states compared to those defined in Experiment 2. The main thing that should be understood is that the main operation & the DMA uses a shared resource which is the SRAM. When transferring from C lower-level SP simulator implementation to an actual Hardware implementation, the parallelism between any LOAD(LD)\STORE(ST) operations executed by the Single Processor main execution, and the COPY operations executed by the DMA must be completely compartmentalized.

If the the SP's states & the DMA's states won't perfectly align with one another, then the SP might access the SRAM (shared resource) at the same time the DMA attempts accessing it (and vice versa), meaning, only when both, the SP & DMA, have **exactly the same number of states** AND every entity **accesses the resource at the different states**, then there would be a complete **compartmentalized** between them, and all LD, ST, COPY operations would succeed.

Thus, because experiment 2 used only 3 states (DMA\_IDLE, DMA\_WAIT, DMA\_START), we can't use the same DMA machine, and must choose a set of 7 states (including IDLE state), which is the same number as the SP's no. of states, when some states are only used as transition between states and to "fill" the needed amount of states. (Overall, only 3 states are needed - READ, WRITE & UPDATE REGISTERS states). The states are as follows:

- 1) DMA\_STATE\_IDLE this state informs that the DMA is silent, before being ordered to perform any memory block copy (In particular, only one COPY is performed at once), or after completing a memory block copy. When a COPY instruction is received the DMA transfers to DMA\_STATE\_START state.
- 2) DMA\_\_STATE\_START this state informs that the DMA has updated all of its registers (Source address, destination address, block size etc.). This state is one of the few states we had to add in order to reach 7 states, and it transitions to DMA\_STATE\_READ (Take note, that during this state the SP is in DMA\_STATE\_FETCHO which accesses the SRAM for a new instruction & if the DMA were to read\write to the memory, then SP & DMA would conflict).
- 3) DMA\_STATE\_READ this state sets the SRAM registers (address, Enable=1, WriteEnable=0) so the SRAM will draw the data from the desired address and place it in SRAM's DO (DataOut) register. This data will later be written to a destination address predefined by the COPY operation. Also, this state sets the DMA Write bit to '1', so it is clear for the DMA to set the SRAM registers for writing in DMA\_STATE\_WRITE. This state transitions to DMA\_STATE\_PREPARE.

- 4) DMA\_STATE\_PREPARE this state "prepares" the DMA data register by transferring the data placed at the SRAM's dataout register into the DMA data register. Then, this state transitions to DMA\_STATE\_WRITE.
- 5) **DMA\_STATE\_WRITE** this state uses the now-prepared DMA data register & the other DMA registers (Source add., Dest. add. etc) to set the SRAM unit for writing data in the destination address by setting its registers as needed (address, DI=DMA data, Enable=1, WriteEnable=1). During this state, the DMA Write bit is set to '0' to signal the DMA that a writing operation was executed and the next operation is another read (unless the entire block has finished being copied). This state transitions to DMA\_STATE\_UPDATE.
- 6) DMA\_STATE\_UPDATE this state is the final mandatory state. In this state the DMA's registers are advanced e.g. the source\destination addresses registers increment by '1' to proceed to the following address, the block size address is decremented by '1'. Also, it is examined whether the entire block has finished being copied if it had, then the DMA operation seizes & the DMA's state becomes IDLE until a further COPY operation. If it hadn't, then the DMA's state becomes DMA\_STATE\_WAIT in order to complete the 7-states machine that promises compartmentalization between the SP & DMA when accessing the SRAM (LD\ST\COPY).
- 7) DMA\_STATE\_WAIT another state that is added to secure compartmentalization between the SP & DMA when accessing the SRAM. this state transitions to DMA\_STATE\_START.

(Take note that the SP's LD\ST operations access SRAM during EXECO & EXEC1 which occur during DMA\_STATE\_UPDATE & DMA\_STATE\_WAIT respectively, and by so the states assignment in this order assures compartmentalization between the SP & DMA)

Lastly, the instructions we programmed to utilize the DMA operation are:

- 1) **COPY** this instruction receives a source address (src0 reg), a destination address(dest reg) and the number of memory cells in the block we'd like to copy(src1 reg), and it initiates the memory block copy operation.
- 2) **POLL** this instruction receives a destination address (dst reg) to which the DMA inserts the number of cells remaining to be copied.

Sp.c contains the DMA functionality (Generally, POLL doesn't access the memory(SRAM), because it only samples one of the DMA's registers(block size), so it wasn't mentioned earlier).

## **Question 7: DMA verification**

In this section, we will present a waveform diagram showing the memory access of both the assembly program (During accumulative-negative-sum operation in which register r5 is constantly loaded with data from addresses 50 - 200), and the DMA machine (Which executes the COPY operation from source address 30 to destination address 1000 over a block of size 1000 units), demonstrating structural hazard detection and resolution.

First image, is of a vast scale of events within dma.bin:



And now, we will show a zoomed in version in which we will describe a DMA transfer of a single address followed by an LD operation of the SP followed by another DMA transfer of a single address:



From left to right: 'Flag E' shows the DMA on state DMA STATE PREPARE which loads sram DO to DMA data (It is accomplished at the beginning of the following cycle), then 'Flag C' loads the data in DMA data to sram DI along with the address at DMA dest add into sram ADDR(and sram WE was set to '1'), which leads to writing '8F' from address '039' to '403'. At the following cycle ('Flag G') the instruction's opcode has already been '08' (LD), and the relevant address ('038') was loaded from alu1 to sram ADDR, and sram WE was set to '0' for reading. Then, at 'Flag H', sram DO received the value '90' at SP's control state EXEC1 as expected. At the same time, the DMA addresses registers were incremented by '1'. Then, at 'Flag F' register r5 was loaded with sram DO ('90'), SP's control state moved to FETCH0 to read from SRAM the next instruction '0325000' after completing the LD instruction successfully, and the DMA's state became START for another single-address copy. Then, at 'Flag A', sram ADDR was loaded with the DMA's source address '03A' and the rest of the SRAM registers were set by the DMA for another read, and SP moved on to decode another instruction. Then. at 'Flag B', SRAM completed reading from the source address of the DMA the value '8E' (while sram WE has already been '0') which is held at sram\_DO. Then, at 'Flag D' sram\_ADDR was loaded with the DMA's destination address, sram WE was set to '1' and sram DI was loaded with DMA data to perform another read (DMA state = WRITE)... This proceeds in a cyclic manner as desired.

Concerning the comparison between the Cycle trace file & SRAM image of the lower-level C simulator & the verilog implementation:

SRAM - The two memory images are identical (besides the memory addresses that remained un-initialized in the Verilog Single Processor implementation, which appears as a string of 'x's - 'xxxxxxxx', while in the lower-level C simulator, these addresses were initialized to '0' - '00000000').

Cycle trace - The trace files are identical as well besides the problem presented at section 5 (HLT differs in a cycle in the 'aluout' field).

Overall, the execution of the verilog implementation and lower-level C implementation yielded identical results.

## DMA operation validation assembly code:

```
//Setting registers for COPY operation
asm_cmd(ADD, 4, 1, 0, 30); // 0: R4 = 30 -COPY source address
asm_cmd(ADD, 5, 1, 0, 1000); // 1: R5 = 1000 -COPY destination address
asm_cmd(ADD, 6, 1, 0, 1000); // 2: R6 = 1000 -COPY operation number of cells taken
//Initiate copy regime in a different thread
asm\_cmd(COPY, 5, 4, 6, 0); \hspace{0.2cm} // \hspace{0.1cm} 3: \hspace{0.1cm} COPY - DMA \hspace{0.1cm} copy \hspace{0.1cm} operation \hspace{0.1cm} is \hspace{0.1cm} initiated: \\ // \hspace{0.1cm} It \hspace{0.1cm} will \hspace{0.1cm} copy \hspace{0.1cm} 1000 \hspace{0.1cm} cells \hspace{0.1cm} from \hspace{0.1cm} address
//Begin an Accumulative-negative-sum computation in the main thread
 //Variables initiation
asm_cmd(ADD, 2, 1, 0, 50); // 4: R2 = 50
asm_cmd(ADD, 3, 1, 0, 200); // 5: R3 = 200
asm_cmd(ADD, 4, 0, 0, 10000);// 6: R4 = 0
//Load values and compute
asm_cmd(LD, 5, 0, 2, 0);
                                          // 7: R5 = Mem[R2]
                                         // 8: R4 -= R5
asm_cmd(SUB, 4, 4, 5, 0);
// \texttt{Polling the DMA copy operation after the main Accumulative-negative-sum computation operation had finished}\\
asm_cmd(POLL, 7, 0, 0, 0); // 11: POLL - R[7] recieves the number of remaining cells to be copied by the DMA asm_cmd(JNE, 7, 0, 0, 18); // 12: if R[7]!=0 return to line 17 until COPY operation is done
 //Following the termination of the DMA and Sum calculation operations, we compare the copied block of addresses
 //Setting registers for comparison operation
asm_cmd(ADD, 4, 1, 0, 30); // 13: R4 = 30 -COPY source address asm_cmd(ADD, 5, 1, 0, 1000); // 14: R5 = 1000 -COPY destination address
asm_cmd(ADD, 6, 1, 0, 1000); // 15: R6 = 1000 -COPY operation total number of cells
 asm_cmd(LD, 2, 0, 4, 0);
                                          // 16: R2 = Mem[R4]
Sam_cmd(LD, 3, 0, 5, 0); // 17: R3 = Mem[R5]
asm_cmd(JNE, 0, 2, 3, 25); // 18: if R2!=R3 (meanining Mem[R4]!=Mem[R5]) than DMA copy operation failed! jumping to pc=25
asm_cmd(ADD, 4, 4, 1, 1); // 19: R4++ (Advancing source address)
asm_cmd(ADD, 5, 5, 1, 1); // 20: R5++ (Advancing destination address)
asm_cmd(SUB, 6, 6, 1, 1); // 21: R6-- (Decresing the number of cells remanining to validate)
asm_cmd(JNE, 0, 6, 0, 16); // 22: if R6!=0 than there are still copied cell that need to be validated. jumping to pc=16 to proceed validating
```